## ELEC 5200/6200 (Fall 2021) Homework 6 Assigned 11/12/21, due 11/19/21 (35 points possible)

**Problem 1:** Consider a 16-bit address space with the following list of memory addresses, given as word addresses.

3, 180, 43, 2, 191, 88, 190, 14, 181, 44, 186, 253

(a) For each address given, provide the full 16-bit binary memory byte address along with the binary tag(s) and index for a direct-mapped cache with 16 one word blocks. Assuming these addresses are accessed sequentially as listed above, determine if each memory access is a hit or miss assuming the cache is initially empty. (4 points)

|      |        |              | * * . |       |        |
|------|--------|--------------|-------|-------|--------|
| Word | 16-Bit | Byte Address | Tag   | Index | Access |
| 3    | 0000   | 0011         | 0000  | Coll  | Miss   |
| 180  | 1011   | 0100         | 1011  | 0100  | Miss   |
| 43   | 0010   | 1011         | 00 10 | lon   | miss   |
| 2    | 0000   | 0016         | 0000  | 0015  | miss   |
| 191  | 1011   | (111)        | 1011  | 198   | Miss   |
| 88   | 6101   | 1000         | 0 101 | 1000  | Miss   |
| 190  | 1011   | 1110         | 1011  | 1110  | Miss   |
| 14   | 0000   | 1110         | 0000  | HIO   | miss   |
| 181  | 1011   | 0101         | 10 11 | 0101  | miss   |
| 44   | 0010   | 1100         | 6016  | 1106  | miss   |
| 186  | 1011   | 1010         | 10 (1 | 1010  | miss   |
| 253  | 11(1   | 1101         | (111  | 1101  | miss   |

(b) For each of the above memory references, provide the full 16-bit binary memory byte address along with the binary tag(s) and index for a direct-mapped cache with 8 two-word blocks. Assuming these addresses are again accessed sequentially, determine if each memory access is a hit or miss assuming the cache is initially empty. (4 points)

|      |          |             |       | 1471  |        |
|------|----------|-------------|-------|-------|--------|
| Word | 16-Bit B | yte Address | Tag   | Index | Access |
| 3    | 0000     | 0011        | 0000  | 001   | Miss   |
| 180  | 1011     | 0100        | 1011  | 010   | miss   |
| 43   | 0010     | 1011        | 00 10 | 101   | miss   |
| 2    | 0000     | ovio        | 0000  | 001   | Hit    |
| 191  | 1011     | IIII        | 1011  | 111   | miss   |
| 88   | 0101     | 1000        | 0101  | 100   | miss   |
| 190  | 1011     | 1110        | 1011  | 111   | Hit    |
| 14   | 0000     | rtll        | 0000  | 111   | miss   |
| 181  | 1011     | 0161        | 1011  | 010   | Hit    |
| 44   | 0616     | 1106        | 6016  | 110   | miss   |
| 186  | 1011     | 1016        | 1011  | 101   | miss   |
| 253  | 1111     | 1101        | 1111  | 110   | miss   |

## Problem 2:

(a) A one-level cache system contains a SRAM cache that is n times faster than the main memory. The cache has an access time T and its miss rate is m. Show that this system will provide an average memory access speed up of n/(1 + mn). Irrespective of how fast the cache hardware is, show that the speed up has an upper bound 1/m. (4 points)

$$e = T + (1-h)nT = T + mnT$$

• Speed up = 
$$\frac{nT}{t} = \frac{nT}{T_{+mn}T} = \frac{N}{1+mN}$$

Cache infinately faster. Lim 
$$\frac{n}{n \to \infty} = \lim_{n \to \infty} \frac{1}{n + m} = \lim_{n \to \infty} \frac{1}{n}$$

(b) For a two-level cache, show that the average memory access speed up has an upper bound  $1/(m_1 \times m_2)$ , given that  $m_1$  and  $m_2$  are the miss rates of L1 and L2 caches, respectively. (4 points)

Speedup: 
$$\frac{nT}{t} = \frac{nT}{t+m_1(kTm_2nT)} = \frac{1}{h+m_1(\frac{k}{n})+m_1m_2}$$

**Problem 3:** For a direct mapped cache design with a 32-bit byte address, the following bits are used to access the cache:

| Tag   | Index | Offset |
|-------|-------|--------|
| 31-10 | 9 -5  | 4 - 0  |

(a) What is the cache block size (in words)? (2 points)

$$2^{5}$$
 bytes =  $\frac{2^{5}}{2^{2}} = 2^{3}$  words =  $\frac{2^{5}}{2^{3}}$  words

(b) How many entries does the cache have? (2 points)

(c) Assuming a 32 bit data word, what is the ratio of total bits required to implement the cache to the number of data storage bits? (2 points)

Assume I valid bit

data bits = 
$$8\times32 = 256$$
 bits

tag bits= $279$  bits

Valid bits= $1 = 256$  bits

 $1 = 256$  bits

 $1 = 279$  bits

Tatio =  $1 = 279$  bits

**Problem 4:** To satisfy the architectural requirement of a computer system with a one-level cache the hit rate must be 95%. An early prototype for cost reasons uses a SRAM of limited capacity as a one-level cache that only provides a 70% hit rate. The main memory is 70 times slower than the SRAM cache.

(a) Find the average data access time for the one-level cache with 70% hit rate, expressed in terms of the cycle time T1 for the cache. Show that the data access will become almost five times faster if the hit rate could be raised to 95%.

(4 points)

Tm = 70T |

Av Acess time 
$$T(h) = T1 + (1-h)Tm$$
  
for  $h = 0.7$   $T(0.7) = T1 + 0.3Fm = t1(1+0.3x70) = 22 T1$   
for  $h = 0.95$   $T(0.95) = t1 + 0.65Tm = T1(1+6.05x70) = 41.5t1$ 

Access Time Ratio 
$$\frac{T(0.7)}{T(0.95)} = \frac{22}{4.5} = 4.89 \times 5$$

(b) Suppose a level-2 cache brings the data access time to the required value when the cycle time of the L2 cache is 1.5T1. Determine the minimum hit rate for the L2 cache. (4 points)

Two-level cache access time = 
$$TI+(I-hI)[T_2+(I-h_2)Tm]$$
  
 $TI+0.0STm \ge TI+0.3[T_2+(I-h_2)Tm]$   
=D 3.6S \( \frac{2}{21}\) \( (I-h\_2)\)  
=D \( \frac{3.6S}{21}\) \( \frac{2}{21}\) \( (I-h\_2)\)  
=\( \frac{1}{21}\) \( \frac{1}{21}\)

at least 85,5% Problem 5: In a two-level cache system, cycle times of L1 and L2 caches and main memory are 1, 8 and 64 clock cycles, respectively. The miss rate of L2 cache is twice that of L1. What should the two miss rates be so that the average data access time of this

cache system is 2 cycles? (3 points)

Problem 6: A cache must accommodate extra bits besides the data bits. Each block contains tag bits and one valid bit. Show that the overhead for a one-level direct mapped cache is.

Cache overhead = 
$$\frac{\text{Total bits in cache} - \text{Data bits in cache}}{\text{Data bits in cache}} = \frac{1}{\text{Bb}} \frac{\text{W}}{\text{W}}$$

number of words in the main memory Where W

number of data words in cache

block size in words B word size in bits

(2 points)

$$= \omega b + \left(\frac{\omega}{B}\right) \times \left(1 + \log_2\left(\frac{\omega}{w}\right)\right)$$

Cache overhead = 
$$\left[ \frac{1}{160} + \frac{1}{160$$

$$= \frac{1 + \log_z(w)}{Bb}$$